# **Chapter 6 Enhanced Direct Memory Access (eDMA)**

## 6.1 Chip-specific eDMA information

Table 6-1. Reference links to related information

| Topic                                       | Related module(s) | Reference                                   |
|---------------------------------------------|-------------------|---------------------------------------------|
| System memory map                           | -                 | System Memory Map                           |
| Clocking                                    | CCM               | Clock Management                            |
|                                             |                   | Clock Control Module (CCM)                  |
| Power management                            | PMU               | Power Management                            |
|                                             |                   | Power Management Unit                       |
| Signal multiplexing                         | IOMUX             | External Signals and Pin Multiplexing       |
|                                             |                   | IOMUX                                       |
| Interrupts, DMA Events and XBAR Assignments | -                 | Interrupts, DMA Events and XBAR Assignments |

#### 6.2 Overview

The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data transfers with minimal intervention from a host processor. The hardware microarchitecture includes:

- A DMA engine that performs:
  - Source address and destination address calculations
  - Data-movement operations
- Local memory containing transfer control descriptors for each of the 32 channels

NXP Semiconductors 89

## 6.2.1 Block diagram

The following figure illustrates the components of the eDMA system, including the eDMA module ("engine").



Figure 6-1. Block diagram

## 6.2.2 Block parts

The eDMA module comprises two major modules: the eDMA engine and the transfercontrol descriptor local memory.

Table 6-2 describes the eDMA engine submodules.

Table 6-2. eDMA engine submodules

| Submodule    | Function                                                                                                                                                                                                        |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address path | The address path block:  Provides registered versions of two channel Transfer Control Descriptors (TCDs)—channel x (normal start) and channel y (preemption start)  Manages all master bus-address calculations |

Table continues on the next page...

i.MX RT1060 Processor Reference Manual, Rev. 3, 07/2021

90 NXP Semiconductors

Table 6-2. eDMA engine submodules (continued)

| Submodule                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                           | All channels provide the same functionality. This structure enables preemption of data transfers associated with an active channel (after completion of a read/write sequence) if the eDMA engine asserts a higher priority channel activation.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                           | After eDMA activates a channel, it runs until the minor loop completes, unless preempted by a higher priority channel. This provides a mechanism (enabled by DCHPRIn[ECP]) in which the eDMA engine can preempt a large data move operation to minimize the time another channel stalls.                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                           | When the eDMA engine selects a channel to execute, it reads the contents of the channel TCD from local memory and loads it into one of the following:  • The address path channel x registers (normal start)  • The address path channel y registers (preemption start)                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                                           | After the minor loop execution completes, the address path hardware writes the new values for the TCDn_{SADDR, DADDR, CITER} back to local memory. If the major iteration count completes, the eDMA engine performs additional processing, including:  • Final address pointer updates  • Reloading the TCDn_CITER field  • A possible fetch of the next TCDn from memory as part of a scatter/gather operation.                                                                                                                                                                                                                                                                           |  |
| Data path                                 | The data path block implements the bus master read/write data path. It includes a data buffer and the necessary multiplex logic to support any required data alignment. The internal read data bus is the primary input, and the internal write data bus is the primary output.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                           | The address and data path modules directly support the two-stage pipelined internal bus. The address path module represents the first stage of the bus pipeline (address phase). The data path module implements the second stage of the pipeline (data phase).                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Programming model/<br>channel arbitration | This block implements:  The first section of the eDMA programming model  Channel arbitration logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                           | The programming model registers connect to the chip's internal peripheral bus. The eDMA peripheral request inputs and interrupt request outputs also connect to this block (via control logic).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Control                                   | The control block provides all control functions for the eDMA engine. For data transfers in which the source size (SSIZE) and destination size (DSIZE) are equal, the eDMA engine performs a series of source read/destination write operations until it has transferred the number of bytes specified in the minor loop byte count (NBYTES). For TCDs in which the source and destination sizes are not equal, the eDMA engine executes multiple accesses of the smaller size data for each reference of the larger size. For example, if the source size (SSIZE) references 16-bit data and the destination size (DSIZE) is 32-bit data, eDMA performs two reads, then one 32-bit write. |  |

Table 6-3 explains the partitioning of the TCD local memory.

Table 6-3. Transfer control descriptor memory

| Submodule         | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory controller | The Memory controller logic implements the required dual-ported controller, managing accesses from the eDMA engine as well as references from the internal peripheral bus. If simultaneous accesses occur, the eDMA engine receives priority and the peripheral transaction stalls. |
| Memory array      | The Memory array provides TCD storage for the transfer profile for each channel.                                                                                                                                                                                                    |

i.MX RT1060 Processor Reference Manual, Rev. 3, 07/2021

NXP Semiconductors 91

#### 6.2.3 Features

The eDMA module is a highly programmable data-transfer engine optimized to minimize any required intervention from the host processor. Use it for applications where you statically know the size of the data to be transferred and do not define the size within the transferred data itself. The eDMA module features:

- All data movement via dual-address transfers: read from source, write to destination
  - Programmable source and destination addresses and transfer size
  - Support for enhanced addressing modes
- 32-channel implementation performs complex data transfers with minimal intervention from a host processor
  - Internal data buffer, used as temporary storage to support 16- and 32-byte transfers
  - Connections to the crossbar switch (AXBS) for bus mastering the data movement
- TCD supports two-deep, nested transfer operations
  - 32-byte TCD stored in local memory for each channel
  - An inner data transfer loop defined by a minor byte transfer count
  - An outer data transfer loop defined by a major iteration count
- Channel activation via one of three methods:
  - Explicit software initiation
  - Initiation via a channel-to-channel linking mechanism for continuous transfers
  - Peripheral-paced hardware requests, one per channel
- Fixed-priority and round-robin channel arbitration
- Channel completion notification via programmable interrupt requests
  - One interrupt per channel. eDMA engine can generate an interrupt when major iteration count completes
  - Programmable error terminations per channel and logically summed together to form one error interrupt to the interrupt controller